### COMPSCI 2GA3 Fall, 2021

# Assignment/Homework 1, Sep. 18th 2021

Assignment due date: Oct. 3rd, 23:59:59.

Note: Please work on this assignment individually. Students copying each other's answer will get a zero and will perform poor on midterm and final.

#### Written Exercises

Complete the following questions, most of the questions are from Computer Organization and Design: The Hardware Software Interface: Computer Organization and Design The Hardware/Software Interface: RISC-V Edition

# Chapter 1:Computer Abstractions and Technology (20 marks)

- 1. Exercise 1.4 (4 Marks) Assume a color display using 8 bits for each of the primary colors (red, green, blue) per pixel and a frame size of  $1280 \times 1024$ .
  - a. (2 marks) What is the minimum size in bytes of the frame buffer to store a frame?
  - b. (2 marks) How long would it take, at a minimum, for the frame to be sent over a 100 Mbit/s network?
- 2. Exercise 1.6 (4 Marks) Consider two different implementations of the same instruction set architecture. The instructions can be divided into four classes according to their CPI (classes A, B, C, and D). P1 with a clock rate of 2.5 GHz and CPIs of 1, 2, 3, and 3, and P2 with a clock rate of 3 GHz and CPIs of 2, 2, 2, and 2. Given a program with

- a dynamic instruction count of 1.0E6 ( $1.0E6 = 1.0 \times 10^6$ ) instructions divided into classes as follows: 10% class A, 20% class B, 50% class C, and 20% class D, which is faster: P1 or P2?
- a. (2 marks) What is the global CPI for each implementation?
- b. (2 marks) Find the clock cycles required in both cases.
- 3. Exercise 1.8 (4 Marks) The Pentium 4 Prescott processor, released in 2004, had a clock rate of 3.6 GHz and voltage of 1.25 V. Assume that, on average, it consumed 10 W of static power and 90 W of dynamic power. The Core i5 Ivy Bridge, released in 2012, has a clock rate of 3.4 GHz and voltage of 0.9 V. Assume that, on average, it consumed 30 W of static power and 40 W of dynamic power.
  - a. (1 mark) For each processor find the average capacitive loads
  - b. (1 mark) Find the percentage of the total dissipated power comprised by static power and the ratio of static power to dynamic power for each technology.
  - c. (2 marks) If the total dissipated power is to be reduced by 10%, how much should the voltage be reduced to maintain the same leakage current? Note: power is defined as the product of voltage and current.
- 4. Exercise 1.10 (4 Marks) Assume a 15 cm diameter wafer has a cost of 12, contains 84 dies, and has 0.020 defects/cm<sup>2</sup>. Assume a 20 cm diameter wafer has a cost of 15, contains 100 dies, and has 0.031 defects/cm<sup>2</sup>.
  - a. (1 mark) Find the yield for both wafers.
  - b. (1 mark) Find the cost per die for both wafers.
  - c. (1 mark) If the number of dies per wafer is increased by 10% and the defects per area unit increases by 15%, find the die area and yield.

d. (1 mark) Assume a fabrication process improves the yield from 0.92 to 0.95. Find the defects per area unit for each version of the technology given a die area of 200 mm<sup>2</sup>.

### 5. Logic gates (4 Marks)

A logic gate shown if figure below is made of two NMOS transistors and one PMOS transistor.

- a. (2 marks) Fill out the truth table
- b. (2 marks) Represent this gate by graphical symbol(s).

| Vx1 | Vx2 | Α | Vf |
|-----|-----|---|----|
| 0   | 0   |   |    |
| 0   | 1   |   |    |
| 1   | 0   |   |    |
| 1   | 1   |   |    |

